Difference between revisions of "Alkabani2009"

From ACES

(Import from BibTeX)
 
m (Default pdf)
 
(One intermediate revision by the same user not shown)
Line 3: Line 3:
|abstract=Technology scaling to nanometer nodes causes growing increase in power density and especially leakage that in turn result in locally hot regions on the chip. In this paper, we introduce a novel methodology for temperature-aware design. The methodology embeds N-versions of the scheduler and binder such that the thermal profiles of the versions are distant from each other. Next, instead of using only one version of the scheduler and binder, a rotation of N-versions of the scheduler and binder is constructed for balancing the thermal profile of the chip. We propose a linear programming framework that takes the multiple versions as the input, and constructs the thermal-aware rotational scheduling and binding by selecting the N most efficient versions and by determining the duration of each version. Our experimental evaluation shows a very low overhead and an average 5\% decrease in the steady-state peak temperature produced on the benchmark designs compared to using a schedule that balances the amount of usage of different modules.
|abstract=Technology scaling to nanometer nodes causes growing increase in power density and especially leakage that in turn result in locally hot regions on the chip. In this paper, we introduce a novel methodology for temperature-aware design. The methodology embeds N-versions of the scheduler and binder such that the thermal profiles of the versions are distant from each other. Next, instead of using only one version of the scheduler and binder, a rotation of N-versions of the scheduler and binder is constructed for balancing the thermal profile of the chip. We propose a linear programming framework that takes the multiple versions as the input, and constructs the thermal-aware rotational scheduling and binding by selecting the N most efficient versions and by determining the duration of each version. Our experimental evaluation shows a very low overhead and an average 5\% decrease in the steady-state peak temperature produced on the benchmark designs compared to using a schedule that balances the amount of usage of different modules.
|pages=331 - 334
|pages=331 - 334
|year=2009
|booktitle=International Symposium on Low Power Electronics and Designs (ISLPED)
|booktitle=International Symposium on Low Power Electronics and Designs (ISLPED)
|title=N-version temperature-aware scheduling and binding
|title=N-version temperature-aware scheduling and binding
|entry=inproceedings
|entry=inproceedings
|date=2009-01-01
|pdf=Alkabani2009.pdf
}}
}}

Latest revision as of 17:33, 9 November 2021

Alkabani2009
entryinproceedings
address
annote
authorY. Alkabani and F. Koushanfar and M. Potkonjak
booktitleInternational Symposium on Low Power Electronics and Designs (ISLPED)
chapter
edition
editor
howpublished
institution
journal
month
note
number
organization
pages331 - 334
publisher
school
series
titleN-version temperature-aware scheduling and binding
type
volume
year2009
doi
issn
isbn
url
pdfAlkabani2009.pdf

File:Alkabani2009.pdf

Icon-email.png
Email:
farinaz@ucsd.edu
Icon-addr.png
Address:
Electrical & Computer Engineering
University of California, San Diego
9500 Gilman Drive, MC 0407
Jacobs Hall, Room 6401
La Jolla, CA 92093-0407
Icon-addr.png
Lab Location: EBU1-2514
University of California San Diego
9500 Gilman Dr, La Jolla, CA 92093